forked from FPGALover/RISCV_picorv32_fpga
32 lines
1.3 KiB
Plaintext
32 lines
1.3 KiB
Plaintext
|
# -------------------------------------------------------------------------- #
|
||
|
#
|
||
|
# Copyright (C) 2016 Intel Corporation. All rights reserved.
|
||
|
# Your use of Intel Corporation's design tools, logic functions
|
||
|
# and other software and tools, and its AMPP partner logic
|
||
|
# functions, and any output files from any of the foregoing
|
||
|
# (including device programming or simulation files), and any
|
||
|
# associated documentation or information are expressly subject
|
||
|
# to the terms and conditions of the Intel Program License
|
||
|
# Subscription Agreement, the Intel Quartus Prime License Agreement,
|
||
|
# the Intel MegaCore Function License Agreement, or other
|
||
|
# applicable license agreement, including, without limitation,
|
||
|
# that your use is for the sole purpose of programming logic
|
||
|
# devices manufactured by Intel and sold by Intel or its
|
||
|
# authorized distributors. Please refer to the applicable
|
||
|
# agreement for further details.
|
||
|
#
|
||
|
# -------------------------------------------------------------------------- #
|
||
|
#
|
||
|
# Quartus Prime
|
||
|
# Version 16.1.0 Build 196 10/24/2016 SJ Lite Edition
|
||
|
# Date created = 12:17:05 March 19, 2017
|
||
|
#
|
||
|
# -------------------------------------------------------------------------- #
|
||
|
|
||
|
QUARTUS_VERSION = "16.1"
|
||
|
DATE = "12:17:05 March 19, 2017"
|
||
|
|
||
|
# Revisions
|
||
|
|
||
|
PROJECT_REVISION = "xoro"
|